Skip to main content

Research Repository

Advanced Search

Two quadrant analogue squarer circuit based on MOS square-law characteristic

Craven, M.P.; Hayes-Gill, B.R.

Authors

BARRIE HAYES-GILL BARRIE.HAYES-GILL@NOTTINGHAM.AC.UK
Professor of Electronic Systems and Medical Devices



Abstract

A novel analogue CMOS circuit is presented which performs the arithmetical squaring of a voltage, using the square-law characteristic of the MOS transistor in saturation. The core circuit is constructed from four identical building blocks, which are connected so as to eliminate all unwanted offset terms. Simulation results from HSPICE are presented where the circuit is used for doubling the frequency of a sinusoidal input.

Citation

Craven, M., & Hayes-Gill, B. (1991). Two quadrant analogue squarer circuit based on MOS square-law characteristic. Electronics Letters, 27(25), 2307–2308. doi:10.1049/el:19911429

Journal Article Type Article
Publication Date 1991
Deposit Date Nov 27, 2018
Journal Electronics Letters
Print ISSN 0013-5194
Publisher Institution of Engineering and Technology
Peer Reviewed Peer Reviewed
Volume 27
Issue 25
Pages 2307–2308
DOI https://doi.org/10.1049/el%3A19911429
Public URL https://nottingham-repository.worktribe.com/output/1282370
Publisher URL http://digital-library.theiet.org/content/journals/10.1049/el_19911429