# Analysis and Experimental Evaluation of a Soft Switching Boost Converter with Unbalanced Capacitor Voltage 

Qinlong Chen, Christian Klumpner, Senior Member, IEEE, Ying Li, Member, IEEE and Md Rishad Ahmed, Member, IEEE


#### Abstract

This paper presents a novel unbalanced capacitor voltage (UCV) soft switching boost converter under full loads range with a simple control scheme. The topology consists of a half bridge switching-leg, filter inductor, and an auxiliary circuit containing one switch and one resonant inductor. It uses the resonance between the parasitic output capacitors in parallel to each active switch and the resonant inductor to achieve zero-voltage-switching. The auxiliary circuit, acting as the resonant tank, is employed just before the main switch is turned on. It has been demonstrated that the controlled unbalancing of series connected output capacitor voltages causes the low side capacitor voltage to be less than half of the output voltage, which creates the necessary condition to achieve soft switching for the low duty ratio and low power loads. The concept is validated experimentally on a $1 \mathrm{~kW} / 200 \mathrm{kHz}$ prototype implemented with silicon carbide ( SiC ) MOSFET operated within a wide range of duty ratios and load powers. The rated efficiency of the proposed converter is $\mathbf{9 5 . 7 \%}$ as soft switching reduces up to $\mathbf{6 0 \%}$ of the total losses when compared with a hard switching converter.


Index Terms- Boost converter, Resonant tank, Soft-switching, SiC MOSFET, Unbalanced capacitor voltage.

## I. Introduction

Step-up dc-dc converters are widely used in PV systems, power factor correction (PFC), and fuel cell hybrid vehicles (FCHV) [1]-[4]. The purpose of the step-up converter is to increase the output voltage and stabilize its level independent of the input variations. For example, in the FCHV system, it controls the power flow from the fuel cell stack (FCS) to DC-bus as shown in Fig. 1. Considering the need for low-cost, high-power density, and high efficiency, high switching frequency converters are promising solutions in such applications. High switching frequency benefits from minimizing the size and weight of passive components, like filter inductors and capacitors due to the reduced duration of energy storage. Nevertheless, high-switching-frequency hard switched converter brings several new challenges, such as high switching losses, high $d v / d t$, and switching spikes. These causes some limitations that are detrimental in some situations because of the increasing size and cost of the heatsink, amplified electromagnetic interference (EMI) problem and the

[^0]potential circuit damage from voltage spikes.
Soft switching converters relying on zero-voltage switching or zero-current switching technologies have attracted much attention as these can eliminate switching losses, mitigate $d v / d t$ and EMI of the generated waveform, increase the reliability of the system operation, and improve system efficiency [5]. Soft switching converters could be isolated or non-isolated. The isolated soft switching converters, such as dual active bridge (DAB) and LLC converters, use an AC power transformer to realize soft switching operation for the switches [6], [7].


Fig. 1. Powertrain of FCHV.
Compared with the isolated topologies, the non-isolated soft switching converters feature higher power density, and they are frequently selected in high frequency applications. To realize soft switching, resonant tank is quite popular to be inserted in the converter to create inductive or capacitive load conditions. These circuits based on resonant tank could be categorized as the quasi-resonant converter (QRC), PWMZVS, PWM-ZCS and resonant transition converter (RTC) [8]-[15]. In the power loop, the QRC, PWM-ZVS/ZCS converters have one or multiple resonant tanks which enable soft switching under simple control system. But the devices undertake high voltage or current stress, and the hard switching happens at light loads [9]. Furthermore, the active resonant soft switching converter (such as ZCT, ZVT) combines with an additional auxiliary circuit, which conducts before or after the main switch is supposed to turn on or off. Otherwise, a large number of additional devices and additional magnetic components are used in the auxiliary loop increasing the volume and losses of the converter [10]-[12]. Complex control methods and high current stress are other challenges in high-frequency applications, which add the response time because of the complex closed-loop calculations. The fourswitch buck-boost converter has a small number of semiconductors to operate in bidirectional mode [15]. The main inductor current will become negative and create zero voltage switching conditions when the switches turn on.

## IEEE TRANSACTIONS ON POWER ELECTRONICS

However, this increases the RMS inductor current due to the high peak-to-peak ripple and the switch current stress. The complex control method also increases the calculation and response time of a microcontroller, which is a challenge to operate under a very high switching frequency. The unbalanced capacitor voltage bi-directional buck-boost converter employs back-to-back switches in the auxiliary loop [16], which uses simple control methods to achieve soft switching for all switches. But because of the opposite voltage polarity of the output unbalanced capacitors, the auxiliary switching devices experience higher voltage stress.

This paper proposes a new unbalanced capacitor voltage (UCV) boost converter, which incorporates a simple auxiliary network and two unbalanced capacitors on the output side. The small size auxiliary inductor resonates with the parasitic output capacitor of switches which forces the switching voltage to become zero before the main switch enters conduction. The unbalanced voltage capacitors assist in reducing the input resonant tank voltage and extend the ZVS turn-on range to full duty ratios and full power loads. The silicon carbide (SiC) MOSFET will be utilized in the experimental circuit because of its faster switching, smaller parasitic capacitors, and lower on-state conduction losses, which is useful in the proposed topology to reduce the turn-off switching losses and voltage spikes [18]. This paper is divided into six sections. In Section II, start-state and steady-state working processes for the converter are described. The soft switching conditions and the loss breakdowns of the proposed soft switching topology are discussed in Section III. Section IV presents a comparison of the proposed converter with previously published soft switching converters, including structures, soft switching range and efficiency, which prove the higher performance of the proposed converter. The experimental results of a laboratory prototype that validates the soft switching performance are shown in Section V. Section VI will draw a conclusion.

## II. Operation of the Unbalanced Capacitor Voltage Soft Switching Boost Converter

Fig. 2 depicts the unbalanced capacitor voltage boost converter based on two sections: $\mathrm{S}_{1}, \mathrm{~S}_{2}$ and $\mathrm{L}_{\mathrm{m}}$ create the main loop of the boost converter. Synchronous rectification is adopted here to save the conduction loss. $\mathrm{cs}_{1}$ and $\mathrm{cs}_{2}$ are the device parasitic output capacitors for $\mathrm{S}_{1}$ and $\mathrm{S}_{2} . \mathrm{L}_{\mathrm{m}}$ is the main loop filter inductor. The auxiliary tank combines a small-size auxiliary inductor $\mathrm{L}_{\mathrm{a}}$, and an auxiliary switch $\mathrm{S}_{\mathrm{a}}$. The output side is connected to two unbalanced voltage capacitors, $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$, which work as filters to reduce the ripple of the output voltage and provide soft switching conditions.


Fig. 2. Proposed UCV boost converter.

## A. Steady State Operation

Considering the system reaches a steady state after the startup process, the converter operation can be separated into seven modes, as shown in Table I. The first seven modes are described in detail below and graphical representations of each mode have been presented in Fig. 4. From $t_{0}$ to $t_{3}$, as the time is very short, and the main inductor current is considered to be fixed. The duty ratio of $S_{1}$ is $D$. Before the first interval, the body diode of synchronous rectifier switch $\mathrm{S}_{2}$ conducts while the main switch $\mathrm{S}_{1}$ and the auxiliary switch $\mathrm{S}_{\mathrm{a}}$ are off

TABLE I
EQuivalent Sub-Circuits at Steady State


Mode $1\left(t_{0} \sim t_{1}\right)$ : This interval starts with turning on the auxiliary switch $\mathrm{S}_{\mathrm{a}}$ under zero current conditions because of the discontinuous auxiliary current. The synchronous rectifier switch current $I_{\mathrm{S} 2}$ drops to zero through the body diode and the auxiliary loop current $I_{\mathrm{a}}$ raises to $I_{\mathrm{Lm}, \text { min }}$ with the slope $V_{\mathrm{C} 1} / \mathrm{L}_{\mathrm{a}}$. After $t_{1}$, no current flows into the body diode of $\mathrm{S}_{2}$ which means $S_{2}$ turned off under zero current conditions and there is no reverse recovery current generated by the antiparallel

## IEEE TRANSACTIONS ON POWER ELECTRONICS

diode. The time for this interval is referred as $T_{1}$

$$
\begin{equation*}
T_{1}=t_{1}-t_{0}=\frac{\mathrm{L}_{\mathrm{a}} \times I_{\mathrm{Lm}, \min }}{V_{\mathrm{C} 1}} \tag{1}
\end{equation*}
$$

Mode $2\left(t_{1} \sim t_{2}\right)$ : In this mode the auxiliary inductor $\mathrm{L}_{\mathrm{a}}$ resonates with the parasitic capacitors $\mathrm{cs}_{1}$ and $\mathrm{cs}_{2}$, discharging $\mathrm{cs}_{1}$ and charging $\mathrm{cs}_{2}$. The switch voltage $V_{\mathrm{cs} 1}$ drops to zero and $V_{\text {cs2 }}$ climbs to the output voltage. The calculations for the resonance process are presented using (2) to (4) and at $t_{2}$ the soft switching conditions are implemented when $\mathrm{cs}_{1}$ is completely discharged

Fig. 3. Equivalent resonant circuit.

$$
\begin{align*}
& V_{\mathrm{cs} 1}=\left(V_{\mathrm{o}}-V_{\mathrm{C} 2}\right) \cos (\omega \mathrm{t})+V_{\mathrm{C} 2}  \tag{2}\\
& I_{\mathrm{cs} 1}=\frac{V_{\mathrm{C} 2}-V_{\mathrm{o}}}{z} \sin (\omega \mathrm{t})  \tag{3}\\
& T_{2}=\left(t_{2}-t_{1}\right)=\frac{1}{\omega} \arccos \left(-\frac{V_{\mathrm{C} 2}}{V_{\mathrm{o}}-V_{\mathrm{C} 2}}\right) \tag{4}
\end{align*}
$$

here, $\mathrm{cs}_{1}=\mathrm{cs}_{2}=\mathrm{cs}, z$ is the characteristic impedance of the resonant circuit and $z=\sqrt{ }\left(\mathrm{L}_{\mathrm{a}} / 2 \mathrm{cs}\right), \omega$ is the natural frequency of the resonant circuit and $\omega=\sqrt{ }\left(1 / 2 \mathrm{~L}_{\mathrm{a}} \mathrm{cs}\right)$.
Mode $3\left(t_{2} \sim t_{3}\right)$ : After $t_{2}$, the parasitic capacitor $\mathrm{cs}_{1}$ is discharged completely, which provides zero-voltage conditions for $S_{1}$. The auxiliary current will first flow into the antiparallel diode and then into the channel of $S_{1}$ when the main switch starts to turn on. No overlapping area between the drain-source voltage and source current depicts no switching losses generated in this interval.


Fig. 4. Ideal waveforms of the proposed converter at steady state.
Mode $4\left(t_{3} \sim t_{4}\right)$ : At $t_{3}$, the auxiliary loop current starts decreasing to zero gradually with the slope $V_{\mathrm{C} 2} / \mathrm{L}_{\mathrm{a}}$. When the auxiliary current drops to the same as the output current, lowside output capacitor $\mathrm{C}_{2}$ starts discharging, which provides energy to the load. At $t_{4}$, the auxiliary current drops to zero and the time of this interval is $T_{3}$

$$
\begin{equation*}
T_{3}=\left(t_{5}-t_{4}\right)=\frac{\mathrm{L}_{\mathrm{a}} \times I_{\mathrm{a}, \max }}{V_{\mathrm{C} 2}} \approx \frac{D}{2} T . \tag{5}
\end{equation*}
$$

Mode $5\left(t_{4} \sim t_{5}\right)$ : The auxiliary loop current decreases with the same slope as mode 4 and reaches to the negative maximum value. The output capacitors $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are discharged to steady state values $V_{\mathrm{C} 1, \mathrm{ss}}$ and $V_{\mathrm{C} 2, \mathrm{ss}}$, respectively. After $t_{4}$, the auxiliary current flows into the antiparallel diode or the channel of $S_{a}$ and the auxiliary switch $S_{a}$ can be turned off under zero-voltage switching. The time of this interval is the same as the mode 4

$$
\begin{equation*}
T_{4}=T_{3} \approx \frac{D}{2} T . \tag{6}
\end{equation*}
$$

Mode $6\left(t_{5} \sim t_{6}\right)$ : The main switch $\mathrm{S}_{1}$ turns off at $t_{5}$, and the auxiliary loop current will flow through the parasitic drainsource capacitor $\mathrm{cs}_{1}$ and $\mathrm{cs}_{2}$ that charges $\mathrm{cs}_{1}$ to the output voltage and discharge $\mathrm{cs}_{2}$ to zero. Because the parasitic capacitors have opposite charging and discharging processes compared with mode 2 , turn-off losses are minimal in this topology. If additional snubber capacitors are used, $\mathrm{cs}_{1}$ and $\mathrm{cs}_{2}$ will minimize the slope of capacitor voltage to further reduce the turn-off losses. Once $\mathrm{cs}_{2}$ is discharged completely, the freewheeling current flows into the body diode of $\mathrm{S}_{2}$, and $\mathrm{S}_{2}$ turns on under ZVS, resulting in no switching on losses for $\mathrm{S}_{2}$.
Mode $7\left(t_{6} \sim t_{7}\right)$ : At the beginning of mode 7, the current freewheeling process starts. The main loop current flows into $\mathrm{S}_{2}$ and the load. The output capacitors $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are charged. The ripple of $V_{\mathrm{C} 1}$ is the same as the ripple of $V_{\mathrm{C} 2}$, which can be calculated:

$$
\begin{equation*}
\Delta V_{\mathrm{C} 1}=\Delta V_{\mathrm{C} 2}=\frac{\Delta V_{\mathrm{C}}}{2}=\frac{\Delta I_{\mathrm{Lm}}}{16 f_{\mathrm{s}} \mathrm{C}} . \tag{7}
\end{equation*}
$$

## B. Start State Operation

When the system starts, a pre-charging system charges the output capacitors to a certain ratio output voltage. $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ have the same capacitance, therefore, initially the output voltage will be balanced. However, during the start-up process, before the control signal is given to the auxiliary switch, the output capacitor $\mathrm{C}_{1}$ is charged to the output voltage and $\mathrm{C}_{2}$ is completely discharged i.e., $V_{\mathrm{C} 1}$ will raise to the output voltage $V_{\mathrm{o}}$ and $V_{\mathrm{C} 2}$ will drop to zero (Mode a-c). From the start until the steady state, the system can be divided into $n$ intervals ( $n=1,2, \cdots, \mathrm{~N}, \cdots$ ). The start process duty ratio of the switch, $\mathrm{S}_{1}$ is defined as $d$. The work modes are classified by $\mathrm{a}, \mathrm{b}$ and c , which are described in Table II.

Mode a-This interval starts when the switch $\mathrm{S}_{1}$ is conducting; the main loop current will flow into $\mathrm{S}_{1}$ with the slope $V_{1} / \mathrm{L}_{\mathrm{m}}$. The current of the auxiliary loop will flow through switch $\mathrm{S}_{1}$ with the slope $V_{\mathrm{C} 2} / \mathrm{L}_{\mathrm{a}}$ that will discharge $\mathrm{C}_{2}$. The two output capacitors will provide output current to the load. Equations dictating this mode are shown below:

$$
\begin{gather*}
I_{\mathrm{C} 1(n)}=I_{\mathrm{o}(n)}=\frac{V_{\mathrm{C} 1(n)}+V_{\mathrm{C} 2(n)}}{\mathrm{R}}  \tag{8}\\
I_{\mathrm{C} 2(n)}=I_{\mathrm{o}(n)}+I_{\mathrm{a}(n)} . \tag{9}
\end{gather*}
$$

Mode b-In this period, when the main switch $\mathrm{S}_{1}$ turns off, the main inductor current freewheels through $S_{2}$ channel due to the synchronous rectification. The auxiliary loop current $I_{\mathrm{a}}$ will drop to zero with the slope $V_{\mathrm{C} 2} / \mathrm{L}_{\mathrm{a}}$. The source, $V_{1}$ charges $\mathrm{C}_{1}, \mathrm{C}_{2}$ and transfers energy into the load. The short time of this interval is defined as $\tau$. The capacitor currents formulas are given below:

$$
\begin{align*}
I_{\mathrm{C} 1(n)} & =I_{\mathrm{Lm}(n)}-I_{\mathrm{o}(n)}+I_{\mathrm{a}(n)}  \tag{10}\\
I_{\mathrm{C} 2(n)} & =I_{\mathrm{Lm}(n)}-I_{\mathrm{o}(n)} . \tag{11}
\end{align*}
$$

Mode c-The auxiliary loop will be disconnected as the body diode of $\mathrm{S}_{\mathrm{a}}$ stops conducting while auxiliary loop current drops to zero. The source, $V_{1}$ charges the output capacitors, and transfers energy into the load. The capacitor currents are calculated by:

$$
\begin{equation*}
I_{\mathrm{C} 1(n)}=I_{\mathrm{C} 2(n)}=I_{\mathrm{Lm}(n)}-I_{\mathrm{o}(n)} . \tag{12}
\end{equation*}
$$

The increment $\Delta V_{\mathrm{C} 1(n)}$ and $\Delta V_{\mathrm{C} 2(n)}$ of each period can be calculated from (13)-(14)

$$
\begin{gather*}
\Delta V_{\mathrm{C} 1(n)}=\frac{-I_{\mathrm{o}(n)} \times d_{(n)} \mathrm{T}+\frac{1}{2} \Delta I_{\mathrm{a}(n)} \times \tau_{(n)}+\left(1-d_{(n)}\right) \mathrm{T} \times I_{\mathrm{C} 1(n)}}{\mathrm{C}}(1  \tag{13}\\
\Delta V_{\mathrm{C} 2(n)}=\frac{-\left[I_{\mathrm{o}(n)}+\frac{1}{2} \Delta I_{\mathrm{a}(n)}\right] \times d_{(n)} \mathrm{T}+I_{\mathrm{C} 2(n)}\left(1-d_{(n)}\right) \mathrm{T}}{\mathrm{C}} .(1
\end{gather*}
$$

Here,

$$
\begin{gathered}
\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C} \\
\Delta I_{\mathrm{a}(n)} \approx \frac{V_{\mathrm{C} 2(n-1)}}{\mathrm{L}_{\mathrm{a}}} \times d_{(n)} \mathrm{T} \\
\tau_{(n)}=\frac{\mathrm{C} \times V_{\mathrm{C} 2(n-1)} \times d_{(n)} \mathrm{T}}{\mathrm{C} \times V_{\mathrm{C} 1(n-1)}-\frac{V_{\mathrm{C} 1(n)}+V_{\mathrm{C} 2(n)}}{\mathrm{R}} \times d_{(n)} \mathrm{T}}
\end{gathered}
$$

The steady-state output capacitor voltages are expressed as:

$$
\begin{align*}
& V_{\mathrm{C} 1(\mathrm{~N})}=\sum_{n=1}^{\mathrm{N}} \Delta V_{\mathrm{C} 1(n)}+\frac{V_{\mathrm{o}}}{2}  \tag{15}\\
& V_{\mathrm{C} 2(\mathrm{~N})}=\sum_{n=1}^{\mathrm{N}} \Delta V_{\mathrm{C} 2(n)}+\frac{V_{0}}{2} . \tag{16}
\end{align*}
$$

In mode $\mathrm{a}, \mathrm{C}_{2}$ discharges, which indicates the increment voltage $\Delta V_{\mathrm{C} 2}$ is negative. The voltage $V_{\mathrm{C} 2}$ will decrease to zero gradually, whereas $V_{\mathrm{Cl}}$ will grow up to $V_{o}$ after some switching periods. The ideal current and voltage waveforms are illustrated in Fig. 5. To ensure some voltage across $\mathrm{C}_{2}$ at the end of start-up process, the auxiliary MOSFET must be switched. This will require additional work modes such as mode $d$ and mode e at the end of mode $c$ and before mode $a$. The equivalent of sub-circuits for mode $d$ and mode e are depicted in Table I. The ideal waveforms at a steady state with the control signals of the auxiliary switch are illustrated in Fig. 6.

Mode d-The auxiliary switch $S_{a}$ is turned on before $S_{1}$ conduction, and the main loop current will now flow into the auxiliary loop as well with the slope $V_{\mathrm{C} 2} / \mathrm{L}_{\mathrm{a}}$. The auxiliary loop current will divide into two to charge $\mathrm{C}_{2}$ and discharge $\mathrm{C}_{1}$. With the current in the auxiliary loop, the current of $C_{1}$ will decrease to $-I_{0}$ in mode (d).

Mode e-S $\mathrm{S}_{1}$ is turned on and the output capacitor current $I_{\mathrm{C} 2}$ gradually drops to zero (e'). The output capacitors $\mathrm{C}_{2}$ and $\mathrm{C}_{1}$ are still charged and discharged, respectively. The main inductor current still flows into the auxiliary loop, but the auxiliary current drops with the slop $V_{\mathrm{C}_{2}} / \mathrm{L}_{\mathrm{a}}$. At the end of mode e, the auxiliary loop current $I_{\mathrm{a}}$ reaches zero. Both output capacitors $C_{1}$ and $C_{2}$ are discharged to provide energy to the
load during this interval.
TABLE II
Equivalent Sub-Circuits at Start State


Fig. 5. Ideal waveforms without the auxiliary loop control: modes $\mathrm{a}, \mathrm{b}$ and c .
When the stored and released charges in output capacitors are the same ( $I_{\mathrm{a}}$ positive area $_{1}$ is equal to the negative area $a_{2}$ ), the system reaches to steady state. The steady state values of the output capacitor voltages are defined as $V_{\mathrm{C} 1, \mathrm{ss}}$ and $V_{\mathrm{C} 2, \mathrm{ss}}$. Because of the additional charging of $\mathrm{C}_{2}$ during mode d and mode e, there will be a finite steady state value for $V_{\mathrm{C} 2, \mathrm{ss}}$. The soft switching condition for the converter is that $V_{\mathrm{C} 2, \text { ss }}$ stays less than $50 \%$ of the output voltage which will be demonstrated in section III.


Fig. 6. Ideal waveforms with the auxiliary control: mode d, and e.

## III. Soft Switching Validation and Analysis of Loss Breakdown

## A. Soft Switching Validation

The main switch operates under soft-switching when the output capacitor can be discharged completely. $V_{\mathrm{C} 2}$ must be smaller than half output voltage which can be calculated by using (11) to (14) to ensure complete ZVS. With different power loads, the maximum value of $V_{\mathrm{C} 2}$ can be estimated using the minimum main inductor current in (18). Considering the minimum value of $I_{\mathrm{Lm}, \text { min }}$ is $D \mathrm{~T} V_{o} /\left(4 \mathrm{~L}_{\mathrm{a}}\right)$, the maximum value of $V_{\mathrm{C} 2}$ is $V_{o} / 2$, which determines the voltage $V_{\mathrm{C} 2}$ is less than $50 \%$ of the output voltage under the full range of power loads

$$
\begin{align*}
& V_{\mathrm{C} 2}-\left(V_{\mathrm{o}}-V_{\mathrm{C} 2}\right) \cos (\omega t) \leq 0  \tag{17}\\
& V_{\mathrm{C} 2} \leq \frac{1}{2} V_{\mathrm{o}} \\
& V_{\mathrm{C} 2}=\frac{2 I_{\mathrm{Lm}, \min } \mathrm{~L}_{\mathrm{a}}}{D T}-\frac{4 \mathrm{~L}_{\mathrm{a}}{ }^{2} V_{\mathrm{o}}}{(D T z)^{2}} \\
& -\frac{\left.2 \sqrt{\mathrm{~L}_{\mathrm{a}}{ }^{2} V_{\mathrm{o}}\left[-4 D I_{\mathrm{Lm}, \min } \mathrm{~L}_{\mathrm{a}} T z^{2}+4 \mathrm{~L}_{\mathrm{a}}{ }^{2} V_{\mathrm{o}}+(D T z)^{2} V_{\mathrm{o}}\right]}\right)}{(D T z)^{2}} . \tag{18}
\end{align*}
$$

Fig. 7. The ratios of $V_{\mathrm{C} 2} / V_{\mathrm{o}}$ versus duty ratios.
For different duty ratios, the $I_{\mathrm{Lm}, \min }$ can be expressed by (19). The values of $V_{\mathrm{C} 2} / V_{0}$ at different duty ratios are shown in Fig. 7. The results provide evidence that with different power loads, the maximum $V_{\mathrm{C} 2}$ is less than half of the output voltage

$$
\begin{equation*}
I_{\mathrm{Lm}, \min }=\frac{P_{\mathrm{i}}}{V_{1}}-\frac{D V_{1}}{2 f_{\mathrm{s}} \mathrm{~L}_{\mathrm{m}}} . \tag{19}
\end{equation*}
$$

Thus, despite no additional control scheme, soft switching can be achieved under the whole range of power loads and duty ratios.

## B. Loss Breakdowns

The loss breakdown of the proposed converter is composed of the conduction losses, part switching off losses, passive component losses such as inductor losses, including the core losses, and wingding losses. The efficiency of the hard switching boost converter and the proposed soft switching converter will be evaluated under the same operation conditions using the datasheet information and the experimental results. The main switch and auxiliary switch conduction losses can be calculated from (20)-(24)

$$
\begin{gather*}
P_{\mathrm{S} 1, \mathrm{con}}=\mathrm{R}_{\mathrm{S} 1} I_{\mathrm{in}}^{2} D \times\left[1+\frac{1}{12}\left(\frac{\Delta I_{\mathrm{Lm}}}{I_{\mathrm{in}}}\right)^{2}\right]  \tag{21}\\
P_{\mathrm{S} 2, \mathrm{con}}=\mathrm{R}_{\mathrm{S} 2} I_{\mathrm{in}}^{2} \times(1-D) \times\left[1+\frac{1}{12}\left(\frac{\Delta I_{\mathrm{Lm}}}{I_{\mathrm{in}}}\right)^{2}\right]  \tag{22}\\
P_{\mathrm{S}, \mathrm{con}}=P_{\mathrm{S} 1, \mathrm{con}}+P_{\mathrm{S} 2, \mathrm{con}}  \tag{23}\\
P_{\mathrm{Sa}}=\mathrm{R}_{\mathrm{Sa}} I_{\mathrm{a}, \mathrm{rms}}^{2} \tag{24}
\end{gather*}
$$

where, $\mathrm{R}_{\mathrm{S} 1}, \mathrm{R}_{\mathrm{S} 2}$, and $\mathrm{R}_{\mathrm{Sa}}$ are the conduction resistance of main switch $S_{1}$, the synchronous rectification switch $S_{2}$ and the auxiliary switch $S_{a}$, respectively (reading from the datasheets). $I_{\text {in }}$ is the input DC current.

The converter eliminates switching losses in $\mathrm{S}_{2}, \mathrm{~S}_{\mathrm{a}}$ and turn on switching losses in $\mathrm{S}_{1}$. Stored energy in parasitic capacitors ( $\mathrm{Cs}_{1}$ and $\mathrm{cs}_{2}$ ) is recovered which helps to reduce the switch-off losses. The switching losses, including the switching on losses $P_{\mathrm{S}, \text { on }}$, the switching off losses $P_{\mathrm{S}, \text { off }}$ and the commutating body diode reverse recovery losses $P_{\mathrm{S} 2, \mathrm{drr}}$ are calculated by:

$$
\begin{gather*}
P_{\mathrm{S}, \mathrm{on}}=\frac{1}{2} V_{\mathrm{o}} \times\left(I_{\mathrm{in}}+\frac{\Delta I_{\mathrm{Lm}}}{2}\right) \times f_{\mathrm{s}} \times \mathrm{t}_{\mathrm{f}}  \tag{25}\\
P_{\mathrm{S}, \mathrm{off}}=\frac{1}{2} V_{\mathrm{o}} \times\left(I_{\mathrm{in}}-\frac{\Delta I_{\mathrm{Lm}}}{2}\right) \times f_{\mathrm{s}} \times \mathrm{t}_{\mathrm{r}}  \tag{26}\\
P_{\mathrm{S} 2, \mathrm{drr}}=V_{\mathrm{o}} \times \mathrm{Q}_{\mathrm{rr}} \times f_{\mathrm{s}} . \tag{27}
\end{gather*}
$$

Device parasitic output capacitor cs losses happen in the hard switching converter, which can be found by:

$$
\begin{equation*}
P_{\mathrm{S}, \mathrm{coss}}=\frac{1}{2} V_{\mathrm{o}} \mathrm{Q}_{\mathrm{cs}} f_{\mathrm{s}} \tag{28}
\end{equation*}
$$

where, $\mathrm{t}_{\mathrm{f}}$ and $\mathrm{t}_{\mathrm{r}}$ are turn-off fall time and turn-on rise time of the switches. $\mathrm{Q}_{\mathrm{rr}}$ and $\mathrm{Q}_{\mathrm{cs}}$ are the reverse recovery charge of the body diode and device output capacitor's charge, respectively. $R_{\text {Lm,dc }}, R_{\text {Lm,ac }}$, and $R_{\text {Lm,dc }}$ are wingding $D C$ and $A C$ resistances which were estimated using an impedance analyzer.

$$
I_{\mathrm{a}, \mathrm{rms}}=\sqrt{\begin{array}{c}
-4\left[T_{1} V_{\mathrm{C} 1} z+\mathrm{L}_{\mathrm{a}} V_{\mathrm{Cl}} \sin \left(T_{2} \omega\right)\right]^{3}+\frac{4 T_{1}^{3} V_{\mathrm{Cl}}{ }^{2}}{3 \mathrm{~L}_{\mathrm{a}}{ }^{2} \mathrm{~T}}+\frac{\left[T_{1} V_{\mathrm{Cl}} z+D \mathrm{~T}\left(-V_{1}+V_{\mathrm{Cl}}\right) z+\mathrm{L}_{\mathrm{a}} V_{\mathrm{C} 1} \sin \left(T_{2} \omega\right)\right]^{3}}{3 \mathrm{~L}_{\mathrm{a}}{ }^{2} \mathrm{~T}\left(-V_{\mathrm{o}}+V_{\mathrm{Cl}}\right) z^{3}}  \tag{20}\\
+\frac{V_{\mathrm{Cl}}{ }^{2}\left[2 \mathrm{~L}_{\mathrm{a}}{ }^{2} T_{2} \omega+8 \mathrm{~L}_{\mathrm{a}} T_{1} z+4 T_{1}{ }^{2} T_{2} \omega z^{2}-8 \mathrm{~L}_{\mathrm{a}} T_{1} z \cos \left(T_{2} \omega\right)-\mathrm{L}_{\mathrm{a}}{ }^{2} \sin \left(T_{2} \omega\right)\right]}{\mathrm{L}_{\mathrm{a}}{ }^{2} \mathrm{~T} \omega z^{2}}
\end{array}}
$$

TABLE III
Equivalent Sub-Circuits at Steady State

| EQUIVALENT SUB-CIRCUITS AT STEADY STATE |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference | Frequency | Control <br> method | MOS <br> Number | Diode <br> Number | Switch Currents <br> Stress | Soft Switching Duty <br> Range | Full load <br> Efficiency |
| $[11]$ | 50 kHz | Simple | 2 | 3 | Normal | $50 \%$ to $100 \%$ | $97.1 \%$ |
| $[12]$ | 112 kHz | Simple | 4 | 5 | Normal | Full |  |
| $[14]$ | 110 kHz | Complex | 2 | 1 | High | Full | $98.7 \%$ |
| $[15]$ | 200 kHz | Complex | 4 | 0 | Very High | Full | $9.2 \%$ |
| $[17]$ | 30 kHz | Simple | 2 | 3 | High | Full | $97.8 \%$ |
| Proposed Topology | 200 kHz | Simple | 3 | 0 | Normal | Full | $96.23 \%$ |

The main inductor and the auxiliary inductor are designed with ETD 54 and ETD 34 ferrite cores, respectively. The core losses can be estimated using the switching frequency, the core size and peak-to-peak current ripple. Winding losses of the main inductor and auxiliary inductor can be calculated using DC and AC winding resistances

$$
\begin{align*}
& P_{\mathrm{Lm}, \text { core }}=k_{1 \mathrm{~m}} f_{\mathrm{s}}^{\alpha \mathrm{m}} \times\left(k_{2 \mathrm{~m}} \Delta I_{\mathrm{Lm}}\right)^{\beta \mathrm{m}}  \tag{29}\\
& P_{\mathrm{Lm}, \text { winding }}=\mathrm{R}_{\mathrm{Lm}, \mathrm{dc}} I_{\mathrm{in}}{ }^{2}+\left(\frac{\Delta I_{\mathrm{Lm}}}{12}\right)^{2} \times \mathrm{R}_{\mathrm{Lm}, \mathrm{ac}}  \tag{30}\\
& P_{\mathrm{La}, \text { core }}=k_{1 \mathrm{a}} f_{\mathrm{s}}^{\alpha \mathrm{a}} \times\left(\mathrm{k}_{2 \mathrm{a}} \Delta I_{\mathrm{a}}\right)^{\beta \mathrm{a}}  \tag{31}\\
& \quad P_{\mathrm{La}, \text { winding }}=\mathrm{R}_{\mathrm{La}, \mathrm{ac}} \times\left(\frac{\Delta I_{\mathrm{a}}}{12}\right)^{2} \tag{32}
\end{align*}
$$

where $k_{1 \mathrm{~m}}, k_{2 \mathrm{~m}}, k_{1 \mathrm{a}}, k_{2 \mathrm{a}}, \alpha_{\mathrm{m}}, \alpha_{\mathrm{a}}, \beta_{\mathrm{m}}$, and $\beta_{\mathrm{a}}$ depend on the core material, operation frequency and operation temperature.


Fig. 8. Efficiency comparison between the proposed soft switching converter and hard switching converter.

The efficiency of the proposed UCV soft-switching boost converter and hard-switching boost converter with different switching frequencies and power loads are given in Fig. 8. The calculation results demonstrate that the efficiencies of the soft switch converter are still higher than the hard switching converter. For a 1.2 kW output (considering overload conditions during dynamic load changes), the maximum efficiency of the proposed soft-switching converter at both 100 kHz and 200 kHz exceeds $97.49 \%$, whereas the maximum efficiencies of the hard switching converter with the switching frequency of 100 kHz and 200 kHz are $96.4 \%$ and $94.6 \%$, respectively. For the light load at 200 W , the efficiencies of the soft switching converter can reach $90 \%$ at 100 kHz and $89.8 \%$ at 200 kHz , but the efficiencies of the hard switching converter are $83.2 \%$ and $78.1 \%$, respectively for the two switching frequencies. The percentage of auxiliary loop losses to the total losses in the proposed converter are from $5.6 \%$ to $5.8 \%$, whereas the percentages of the switching losses to the total losses at hard switching are from $44.8 \%$ to $56.8 \%$. Considering that the turn off losses for $\mathrm{S}_{1}$ are not completely removed in this topology, the efficiency at 200 kHz is slightly less than that at 100 kHz . If we want the same peak efficiency
for the hard switching converter as the proposed converter a lower switching frequency ( 50 kHz ) will be needed. The consequence will be a larger inductor with EE65 ferrite core which means a $220 \%$ increase in passive component volume. Although the auxiliary loop generates additional conduction losses and passive component losses, the overall auxiliary loop losses are evidently less than the switching losses of the hard switching converter and the proposed soft switching topology reduces $60 \%$ of total losses.

## IV. Comparison Between Soft Switching Boost Converters

This section presents a comparison of the proposed converter with the previously published soft switching boost converters. The classic soft switching boost converters [11][17] are compared based on the function of circuits, switching frequency, number of additional devices, switch current stress, soft switching duty ratio range and full load efficiency as shown in Table III. The snubber-assisted zero-voltage and zero-current transition (SAZZ) boost converter [11], [12] operates under simple control methods. The auxiliary loop assists zero voltage switching for the main loop switch as the freewheeling current flows into an auxiliary loop before the main switch conduction. But soft switching only happens when the duty ratio is between $50 \%$ to $100 \%$. The interleaved SAZZ converter employs a $2: 1$ pulse transformer to expand the soft switching range [13]. However, the auxiliary loop needs at least three additional semiconductor devices, and the additional magnetic component generates not only more losses but also increases the size and weight of the converter.
The auxiliary resonant commutated pole (ARCP) converter uses a smaller number of devices [14]. The auxiliary switches conduct before the main switch turns on and off. But the control method is complex, and the soft switching depends on complex charges calculation. Hard switching happens when the input power changes rapidly. The four-switch bidirectional buck boost (FSBB) converter constructs a full bridge with an inductor [15]. The main inductor current will drop to negative and create zero voltage switching conditions when the main switches turn on. However, the requirement of large current ripple increases the RMS inductor current and the switch current stress, enhancing conduction losses. To minimize losses and enable soft switching, it is essential to accurately calculate the sub-periods for each stage. Additionally, the control of four switches demands precise management of their switching times to facilitate seamless transitions between distinct operating stages. This requirement underscores the need for sophisticated control algorithms and precise timing. The complex control method increases the calculation and response time of the microcontroller, which makes high

## IEEE TRANSACTIONS ON POWER ELECTRONICS

switching frequency operation quite challenging. In [17], a HIbridge auxiliary resonant circuit is used in the boost converter. The simple control system requires the auxiliary switch to be turned on before the main switch conducts current. The resonant process assists in discharging the parasitic capacitor parallel to the main switch and helps the main switch turn on under ZVS. However, The HI-bridge auxiliary loop consists of six extra devices, which increases the size and additional conduction losses in the auxiliary loop. Although the auxiliary inductor is connected to the auxiliary loop which is separated from the power loop, the auxiliary loop RMS current is still very high and the switch undertakes high current stress. Therefore, the challenges of these converters are implementing soft switching using a smaller number of additional devices with a simple control method. Regarding the proposed UCV boost converter, only one switch is used in the auxiliary loop, and a straightforward control method is implemented for the closed loop control (Section V.B). Therefore, this is a competitive candidate to reduce device numbers, increase the system reliability, and improve efficiency.

## V. Converter Soft Switching Validation

## A. Prototype Description

The experimental prototype used SiC MOSFET (SCTW100N120G2AG) operating at 200 kHz . The low input voltage of 240 V was stepped up to $500 \mathrm{~V} .22 \mu \mathrm{~F}$ MKP film capacitors were selected as the input filter capacitor and output unbalanced voltage capacitors. The main loop inductor was designed using ETD 54 ferrite core. The tested inductance was $875 \mu \mathrm{H}$ and the DC and AC resistances were $57 \mathrm{~m} \Omega$ and $0.86 \Omega$, respectively. The value of the auxiliary inductor, $L_{a}$ will decide the RMS of the auxiliary loop current and the preopen time (defined as $T_{\text {pre }}$ ), the sum of sub-periods of mode 1 and mode $2\left(T_{1}+T_{2}\right)$. The relationship between $\mathrm{L}_{\mathrm{a}}$ and RMS of the auxiliary loop current and the pre-open time are presented in Fig. 9. For the experimental prototype, A $5 \mu \mathrm{H}$ auxiliary inductor is designed to limit the RMS auxiliary current to less than 3.2 A and to achieve a pre-open time of $0.15 \mu \mathrm{~s}$ at the rated operating condition.


Fig. 9. Calculated the RMS auxiliary loop current and per-open times for different auxiliary inductance.

The small-size auxiliary inductor was designed using ETD 34 ferrite core which has an AC resistance of $0.61 \mathrm{~m} \Omega$. All inductors used Litz wires. The closed-loop control was implemented using a TI TM320F28379D launchpad. The prototype circuit parameters are presented in Table IV.

TABLE IV
Circuit Parameters

| Parameters | Values |
| :---: | :---: |
| $V_{l}$ | 200 to 240 V |
| $V_{o}$ | 400 to 500 V |
| $\mathrm{~L}_{\mathrm{m}}$ | $875 \mu \mathrm{H}$ |
| $\mathrm{L}_{\mathrm{a}}$ | $5 \mu \mathrm{H}$ |
| $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{\mathrm{in}}$ | $22 \mu \mathrm{~F}$ |
| $f_{\mathrm{s}}$ | 200 kHz |
| $P_{\mathrm{o}}$ | 1 kW |
| Duty ratio | 0.4 to 0.52 |

## B. Control Principle of Proposed Topology

The proposed converter employs a simple control method. The auxiliary switch is demanded to be on just before the main switch $\mathrm{S}_{1}$ turns on. ZVS turn on of the main switch happens only when the $T_{\text {pre }}$ is greater than $T_{1}+T_{2}$ calculated from (10) and (13). As after $t_{5}$, the loop current will recharge $\mathrm{cs}_{1}$ and cause hard switching of the main switch, a range of $T_{\text {pre }}$ are calculated from (33). The use of a look-up table method with fixed values of pre-open times proves to be effective for a wide range of conditions, offering a simple control system that achieves fast response.

$$
\begin{equation*}
T_{1}+T_{2}<T_{\mathrm{pre}}<\frac{\frac{V_{\mathrm{o}}-V_{\mathrm{C} 2}}{z} \sin \left(\omega T_{2}\right)}{\sqrt{3\left[\left(\frac{I_{\mathrm{in}}}{D \mathrm{~T}}\right)^{2}+\left(\frac{V_{\mathrm{in}}}{4 \sqrt{3} \mathrm{~L}_{\mathrm{m}}}\right)^{2}\right]}}+T_{1}+T_{2} \tag{33}
\end{equation*}
$$

The PI control is utilized to stabilize the output voltage and power. The double close loop control is presented in Fig. 10, where $R_{\mathrm{Lm}}$ is the inductor resistor, R is the output resistor, C is capacitance of $\mathrm{C}_{\mathrm{in}}, \mathrm{C}_{1}$ and $\mathrm{C}_{2}$. The loop-gain bode plot is given in Fig.11, which the zero-crossing point, $\omega_{\mathrm{c}}$ is 7 kHz and the phase margin, $\varphi_{\mathrm{m}}$ is 105 degrees which ensures a fast response and good stability. The transfer functions of the converter are given by (34) and (35)


Fig. 10. Closed-loop controller.


Fig. 11. Loop-gain bode plot of the proposed system (full-load condition).

## IEEE TRANSACTIONS ON POWER ELECTRONICS



Fig. 12. Experimental results of gate source voltages.


Fig. 13. Experimental results at $P_{\mathrm{o}}=88 \mathrm{~W}, f_{\mathrm{s}}=200 \mathrm{kHz}$ and $\mathrm{V}_{\mathrm{in}}=200 \mathrm{~V}$.

(a)
(b)
(c)

Fig. 14. Experimental results at $1 \mathrm{~kW}, 240 \mathrm{~V}$ input: (a) $D=0.4, f_{\mathrm{s}}=100 \mathrm{kHz}$; (b) $D=0.52, f_{\mathrm{s}}=100 \mathrm{kHz}$; (c) $D=0.4, f_{\mathrm{s}}=200 \mathrm{kHz}$; (d) $D=0.52, f_{\mathrm{s}}=200 \mathrm{kHz}$.
$\mathrm{G}_{\mathrm{gi}}=\frac{\widehat{V}_{\mathrm{C} 1}}{\hat{I}_{\mathrm{L}}}=\frac{\mathrm{RL}_{\mathrm{m}} I_{\mathrm{Lm}} \mathrm{C} \times s+\mathrm{R}\left[D\left(V_{\mathrm{C} 1}+V_{\mathrm{C} 2}\right) \mathrm{C}+I_{\mathrm{Lm}} \mathrm{C} R_{\mathrm{Lm}}\right]}{\left(V_{\mathrm{C} 1} \mathrm{C}^{2} \mathrm{R}+V_{\mathrm{C} 2} \mathrm{C}^{2} \mathrm{R}\right) \times s+\mathrm{C}\left(V_{\mathrm{C} 1}+V_{\mathrm{C} 2}-D I_{\mathrm{Lm}} \mathrm{R}\right)}$ (34)
$\mathrm{G}_{\mathrm{id}}=\frac{\hat{I}_{\mathrm{L}}}{\hat{d}}=\frac{\left(V_{\mathrm{C} 1} \mathrm{C}^{2} \mathrm{R}+V_{\mathrm{C} 2} \mathrm{C}^{2} \mathrm{R}\right) \times s+\mathrm{C}\left(V_{\mathrm{C} 1}+V_{\mathrm{C} 2}-D I_{\mathrm{Lm}} \mathrm{R}\right)}{\mathrm{L}_{\mathrm{m}} \mathrm{C}^{2} \mathrm{R} \times s^{2}+\left(\mathrm{L}_{\mathrm{m}} \mathrm{C}+\mathrm{C}^{2} \mathrm{R} R_{\mathrm{Lm}}\right) \times s+\mathrm{C} R_{\mathrm{Lm}}+D^{2} \mathrm{CR}}$.

## C. Experimental Results

The 1 kW experimental prototype was built in the laboratory to evaluate the performance of the proposed UCV boost converter. The converter was tested with 100 kHz and 200 kHz switching frequencies. It was also tested for the full range of duty ratios and power loads. The experimental gatesource voltages for the main switch $V_{\mathrm{gs}}$, the synchronous rectification switch $V_{\mathrm{gs} 2}$, and the auxiliary switch $V_{\mathrm{gsa}}$, are given in Fig.12. Main loop freewheeling current $I_{\mathrm{s} 2}$, auxiliary loop current $I_{\mathrm{a}}$, main switch current $I_{\mathrm{S} 1}$ and switch drainsource voltage $V_{\mathrm{S} 1}$ are captured. The soft switching at a light load condition ( 88 W ) with $20 \%$ duty ratio has been validated (Fig.13). Fig. 14 (a) and (b) show the proposed topology operating under the switching frequency of 100 kHz . Fig. 14 (c) and (d) show the proposed circuit operating under the switching frequency of 200 kHz . For both duty ratio less than $50 \%$ and over $50 \%$, the freewheeling current ( $I_{\mathrm{s} 2}$ ) drops to zero with the auxiliary loop current gradually increasing, and the gradual charging of $\mathrm{cs}_{2}$ eliminates the $\mathrm{S}_{2}$ switching losses. With the assistance of the resonant link, the output capacitor of switch $S_{1}$ is discharged to zero and the auxiliary loop current flows into the antiparallel body diode of $\mathrm{S}_{1}$. Therefore, the switch $S_{1}$ turns on under zero voltage switching.
 atio from 0.4 to 0.52 : (a) 100 kHz ; (b) 200 kHz .
The soft switching condition for this converter is that the unbalanced capacitor voltage $V_{\mathrm{C} 2}$ is less than half of the output
voltage. Fig. 15 (a) and (b) depict the unbalanced capacitor voltages, $V_{\mathrm{C} 1}$ and $V_{\mathrm{C} 2}$. When the system works at 100 kHz , the ratios between the unbalanced capacitor voltage $V_{\mathrm{C} 2}$ and the output voltage are 0.05 to 0.06 , with the duty ratios from 0.4 to 0.52 . For 200 kHz operation, the $V_{\mathrm{C} 2}$ to $V_{\mathrm{o}}$ ratios are 0.09 to 0.1 , with the duty ratios from 0.4 to 0.52 . Evidently, the proposed converter implements soft switching at these conditions (Fig. 14).


Fig. 16. Experimental results of the auxiliary switching voltage and current ( $100 \mathrm{kHz}, 1 \mathrm{~kW}, \mathrm{D}=0.42$ ).


Fig. 17. Experimental results of dynamic response tests: (a) $f_{\mathrm{s}}=100 \mathrm{kHz}$, $P_{\mathrm{o}}=420 \mathrm{~W}$ to 230 W ; (b) $f_{\mathrm{s}}=200 \mathrm{kHz}, P_{\mathrm{o}}=520 \mathrm{~W}$ to 400 W .

(b)

Fig.18. Switching transient voltage and current waveforms of the conventional converter and proposed converter: (a) switching on; (b) switching off. (Vin=240V, Vo=400V, Po=1kW)


Fig. 19. Experimental efficiencies at 100 kHz and 200 kHz for different loads
The freewheeling synchronous rectification switch $\mathrm{S}_{2}$ switching voltage is complementary to $\mathrm{S}_{1}$ switching voltage, so only switching current is shown in this section which proves $\mathrm{S}_{2}$ turns on under ZVS and turns off under ZCS. The auxiliary switch $\mathrm{S}_{\mathrm{a}}$ switching voltage and current at 100 kHz are shown in Fig. 16. The auxiliary switch turns on under ZCS and turns off under ZVS. Dynamic response tests are shown in Fig. 17. When the power changes from 420 W to 230 W under 100 kHz (as shown in Fig. 17 (a)), the output current changes from 1.4 A to 0.75 A and the output voltage remains fixed to 300 V. Fig. 17 (b) shows when operating at 200 kHz , as the power changes from 520 W to 400 W , the output current changes from 1.3 A to 1 A . The faster response time and good dynamic control system keep the output voltage fixed to 400 V .

The $d v / d t$ of the main switch voltages are compared for
both the turn-on and the turn-off situations. The waveforms for the proposed converter are shown in the right-side plot whilst the waveforms of the hard switching converter are shown on the left-side plots in Fig. 18. The most significant difference can be seen in the turn-on process where a $d v / d t$ reduction of almost an order of magnitude is achieved from $140 \mathrm{~V} / \mathrm{ns}$ for the hard switched converter to $16 \mathrm{~V} / \mathrm{ns}$ for the proposed converter. This significant reduction in turn-on $d v / d t$ has another beneficial effect in the elimination of the very large resonances in the switch current and voltages which will significantly reduce the EMI. The turn-off process on the other hand sees a small ( $+10 \%$ ) increase in $d v / d t$ for the soft switched converter caused mainly by the auxiliary loop current flows into drain-source capacitors of $\mathrm{S}_{1}$ and $\mathrm{S}_{2}$. The current supports $\mathrm{S}_{2}$ turns on under ZVS and there is no associated resonance caused. It can be concluded that the reduction in $d v / d t$ during turn-on and elimination of the associated resonance is a significant feature of the proposed circuit that will contribute to a significant improvement in EMI. Therefore, the proposed topology does not require additional arrangements such as large gate resistors, additional sinewave EMI filters with a low cut-off frequency, or large $d v / d t$ filters to tackle the EMI issues of the boost converter. The efficiencies are checked in experimental tests for the switching frequency 100 kHz and 200 kHz , as shown in Fig. 19. The efficiencies at full power load are $97.6 \%$ at 100 kHz and $95.7 \%$ at 200 kHz . At light load, the efficiencies are $87.7 \%$ at 100 kHz and $86.3 \%$ at 200 kHz , which reduces $36 \%$ to $59.8 \%$ of total losses compared with the estimated losses of the hard switching converter.

## VI. CONCLUSION

This article presents the topology description, operating principle, qualitative theoretical analysis, and experimental validation for the novel unbalanced capacitor voltage soft switching boost converter. This proposed converter has several advantages over other published active resonant boost topologies:

1) The proposed topology employs a simple auxiliary circuit configuration, including a small size auxiliary inductor and an active switch. The small number of devices can reduce the size and the cost of the converter.
2) The unbalanced output capacitor structure brings soft switching benefits by getting the low-side capacitor voltage down to less than half of the output voltage. It provides sufficient soft switching conditions for full range of duty ratios and power loads.
3) Different from the ARCP and FSBB converters, a straightforward control method is realized. The pre-open time can be stored in an offline look-up table, which reduces the response time of the microcontroller and increases the reliability of the closed-loop controller.
4) Although the additional conduction losses are generated in the auxiliary loop, the elimination of switching losses reduced $60 \%$ of the total losses when compared with a 200 kHz hard switching converter. The proposed topology improves the efficiency to $97.6 \%$ at 100 kHz and $95.7 \%$ at 200 kHz switching frequency. This improvement in efficiency could allow down-sizing of the converter

## IEEE TRANSACTIONS ON POWER ELECTRONICS

heatsink and the increased switching frequency could allow down-sizing of passive components, thereby increasing power density of the converter.

## References

[1] W. Li and X. He, "Review of Non-isolated High-Step-Up DC/DC Converters in Photovoltaic Grid-Connected Applications," IEEE Trans Ind. Electron., vol. 58, no. 4, pp. 1239-1250, April 2011.
[2] M. C. and R. Costa-C., "Toyota Mirai: Powertrain Model and Assessment of the Energy Management," IEEE Trans. Veh. Technol., doi: 10.1109/TVT.2023.3237173 ,Jan 2023. [online].
[3] M. F., Y. P. S., S. A. Gorji, F. B. and B. Lehman, "Step-Up DC-DC Converters: A Comprehensive Review of Voltage-Boosting Techniques, Topologies, and Applications," IEEE Trans. Power Electron., vol. 32, no. 12, pp. 9143-9178, Dec 2017.
[4] J.-C. Crebier, B. Revol and J. P. Ferrieux, "Boost-chopper-derived PFC rectifiers: interest and reality, "IEEE Trans. Ind. Electron., vol. 52, no. 1, pp. 36-45, Feb. 2005.
[5] A. H. M. Dobi,M. R. Sahid, and T. Sutikno, "Overview of softswitching DC-DC converters," Int. J. Power Electron. Drive Syst., vol. 9, no. 4, pp. 2006-2018, Dec. 2018.
[6] S. M. S. I. Shakib and S. Mekhilef, "A Frequency Adaptive Phase Shift Modulation Control Based LLC Series Resonant Converter for Wide Input Voltage Applications," IEEE Trans. Power Electron., vol. 32, no. 11, pp. 8360-8370, Nov. 2017.
[7] F. M. Ibanez, J. M. Echeverria, J. Vadillo and L. Fontan, "A Step-Up Bidirectional Series Resonant DC/DC Converter Using a Continuous Current Mode," IEEE Trans. Power Electron., vol. 30, no. 3, pp. 13931402, March. 2015
[8] S. A. Q. Mohammed and J. -W. Jung, "A State-of-the-Art Review on Soft-Switching Techniques for DC-DC, DC-AC, AC-DC, and AC-AC Power Converters," IEEE Trans. Ind. Inform., vol. 17, no. 10, pp. 65696582, Oct. 2021.
[9] J. G. Cho and G. H. Cho, "Cyclic quasi-resonant converters: A new group of resonant converters suitable for high performance DC/DC and AC/AC conversion applications," in Proc. 16th Annu. Conf. IEEE Ind. Electron. Soc., pp. 956-963,1990.
[10] H. Bodur and A. F. Bakan, "A new ZVT-PWM DC-DC converter," IEEE Trans. Power Electron., vol. 17, no. 1, pp. 40-47, Jan. 2002.
[11] Kawamura, A., Guidi, G., Watanabe, Y., et al.: "Driving performance experimental analysis of series chopper based EV power train", J. Power Electron., (6), pp. 992-1001,Dec. 2012.
[12] Y. Tsuruta, Y. Ito and A. Kawamura, "Snubber-Assisted Zero-Volta And Zero-Current Transition Bilateral Buck and Boost Chopper for Drive Application and Test Evaluation at 25 kW , "IEEE Trans. Ind. Electron., vol. 56, no. 1, pp. 4-11, Jan. 2009.
[13] Ahmed, M.R., Todd, R., and Forsyth, A., "Soft-Switching Operation of the Dual-Interleaved Boost Converter over all Duty Ratios", IET Power Electron., vol. 10, no. 11, pp.1250-1258, 2017.
[14] H. Farzanehfard, D. S. Beyragh, and E. Adib, "A bidirectional soft switched ultracapacitor interface circuit for hybrid electric vehicles," Energy Convers. Manage., vol. 49, no. 12, pp. 3578-3584, Dec. 2008.
[15] Q. Liu, Q. Qian, M. Zheng, S. Xu, W. Sun, and T. Wang, "An improved quadrangle control method for four-switch buck-boost converter with reduced loss and decoupling strategy," IEEE Trans. Power Electron., vol. 36, no. 9, pp. 10827-10841, Sep. 2021.
[16] Q. Chen, M. R. Ahmed and C. Klumpner, "Analysis and Design of UCVB soft-switching buck-boost Converter for energy storage system," 2022 IEEE Workshop on Wide Bandgap Power Devices and Applications in Europe (WiPDA Europe), 2022, pp. 1-6.
[17] Park, S., Park, S., Yu, J., et al.: ‘Analysis and design of a soft-switching boost converter with an HI-bridge auxiliary resonant circuit', IEEE Trans. Power Electron., 2010, 8, (25), pp. 2142-2149
[18] M. R. Ahmed, R. Todd and A. J. Forsyth, "Predicting SiC MOSFET Behavior Under Hard-Switching, Soft-Switching, and False Turn-On Conditions," IEEE Trans. Ind. Electron., vol. 64, no. 11, pp. 9001-9011, Nov. 2017


Qinlong Chen received the B.S in Electrical Engineering from Henan polytechnic university, China, in 2019, the M.S.C in Electrical Power from Newcastle University, UK, in 2020. He is currently working toward the PhD degree in power electronics and research associate in PEMC group, Nottingham University.
His research interests include high switching frequency and high-performance power converters for energy storage applications in low-carbon systems.


Christian Klumpner (S'00, M'02, SM'08) received the Ph .D. degree in electrical engineering in 2001 from the "Politehnica" University of Timisoara, Romania. From 2001 to 2003, he was a PostDoc Researcher at the Institute of Energy Technology, Aalborg University, Denmark. Since October 2003, he has been a Lecturer (and from 2011, Associate Professor) with the Department of Electrical Engineering, University of Nottingham, UK. His current research interests include novel power electronic converters for various applications such as AC drives, connecting renewable energy sources and energy storage devices to stationary power grids or power systems for aircrafts. Dr. Klumpner received the Isao Takahashi Power Electronics Award in 2005 at the International Power Electronics Conference organized by the Institute of Electrical Engineers of Japan (IEEJ) in Niigata. He is also a recipient of the 2007 IEEE Richard M. Bass Outstanding Young Power Electronics Engineer Award.


Ying Li (Member, IEEE) received the B.S. and Ph.D. degrees in electrical engineering from Nanjing University of Aeronautics and Astronautics, Nanjing, China, in 2014 and 2020, respectively. She is currently an Assistant Professor with the Research Group of Power Electronics, Machines and Control, University of Nottingham, Nottingham, U.K. From 2021 to 2022, she was a research fellow with the University of Nottingham, Nottingham, U.K. Her research interests include dc-dc conversion, wide-band-gap semiconductor power device application, and high switching frequency resonant power conversion.


Md Rishad Ahmed (Member, IEEE) received the B.Sc. degree from the Bangladesh University of Engineering and Technology (BUET), Dhaka, Bangladesh in 2011, and the M.Sc. degree (with Distinction) and the Ph.D. degree from the University of Manchester, Manchester, U.K., in 2013 and 2017, respectively. From Sept. 2013 to Feb. 2014 he worked as a Research Assistant at Cardiff University. Prior to joining University of Nottingham as an Assistant Professor in 2020, he worked as an R\&D engineer at Dynex Semiconductor, U.K for two and a half years. He is currently developing technologies for enabling low-carbon transport such as new resonant converters, ultra-high-speed motor drives, electric vehicle integrated chargers, high-voltage ( $>2 \mathrm{kV}$ ) aerospace inverters, powertrain optimization, novel power converter condition monitoring strategies and multi-level converters.


[^0]:    Manuscript received Month $x x, 2 x x x$; revised Month $x x$, xxxx; accepted Month x, xxxx. This work was supported in part by the ... Department of xxx under Grant (sponsor and financial support acknowledgment goes here).

    Qinlong Chen, Christian Klumpner, Ying Li and Md Rishad Ahmed are with the PEMC group, University of Nottingham, Nottingham, NG7 2GT, UK (e- mail:ezxqc1@exmail.nottingham.ac.uk;e-mail; klumpner@ieee.org. ;Ying.Li1@nottingham.ac.uk; ezzmra@exmail.nottingham.ac.uk).

